Please use this identifier to cite or link to this item:
https://elib.vku.udn.vn/handle/123456789/5851Full metadata record
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | Dang, Truong Quang | - |
| dc.contributor.author | Duong, Ngoc Phap | - |
| dc.contributor.author | Lee, Hanho | - |
| dc.date.accessioned | 2025-11-17T07:56:19Z | - |
| dc.date.available | 2025-11-17T07:56:19Z | - |
| dc.date.issued | 2025-03 | - |
| dc.identifier.issn | 1063-8210 | - |
| dc.identifier.uri | 10.1109/TVLSI.2025.3552852 | - |
| dc.identifier.uri | https://elib.vku.udn.vn/handle/123456789/5851 | - |
| dc.description | IEEE Transactions on very large scale integration (VLSI) systems | vi_VN |
| dc.description.abstract | Fully homomorphic encryption (FHE) is an innovative cryptographic technology that has the potential to protect the privacy and confidentiality of data in the untrusted environments, such as public clouds or external parties. However, due to the inclusion of time-consuming polynomial arithmetic, FHE remains a challenge for computationally heavy applications. The number theoretic transform (NTT) is widely used in HE to reduce the complexity of polynomial multiplication. Therefore, implementing NTT in hardware for FHE has been explored in prior studies. However, due to the high hardware resource requirements, especially with a large number of moduli, hardware architecture supporting both NTT and its inverse transform (INTT) is still missing. This brief presents a hardware architecture for 217 NTT and INTT suitable for high-circuit depth CKKS-based HE schemes, satisfying both criteria of high speed and a ordability for various FPGA platforms. The implementation results highlight that this design is area-efficient compared to the most related work and hardware-friendly for practical HE-based applications on FPGA devices. | vi_VN |
| dc.language.iso | en | vi_VN |
| dc.publisher | IEEE Transactions on very large scale integration (VLSI) systems | vi_VN |
| dc.subject | Homomorphic encryption | vi_VN |
| dc.subject | hybrid architecture | vi_VN |
| dc.subject | lattice-based cryptography | vi_VN |
| dc.subject | memory access pattern | vi_VN |
| dc.subject | number theoretic transform (NTT) | vi_VN |
| dc.subject | residue number system (RNS) | vi_VN |
| dc.title | Hybrid Number Theoretic Transform Architecture for Homomorphic Encryption | vi_VN |
| dc.type | Working Paper | vi_VN |
| Appears in Collections: | NĂM 2025 | |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.